Attributes | Values |
---|
rdf:type
| |
rdfs:seeAlso
| |
Description
| - Field programmable gate arrays (FPGAs) are a popular platform for evolving digital circuits. FPGAs allow to be reconfigured partially which provides a natural way of establishing candidate solutions. Recent research focuses on the hardware implementation of evolutionary design platforms. Several approaches were developed for effective implementation of candidate solutions in FPGAs. In this paper a new mutation operator is proposed for evolutionary algorithms. The chromosome representing the candidate solution is mutated in such a way that only one configuration frame is required for establishing the mutated candidate solution in hardware. The experimental results confirmed that the reduced number of configuration frames and mutations at lower level of granularity ensure faster evolution, generation of more candidate solutions in a given time and solutions with better quality.
- Field programmable gate arrays (FPGAs) are a popular platform for evolving digital circuits. FPGAs allow to be reconfigured partially which provides a natural way of establishing candidate solutions. Recent research focuses on the hardware implementation of evolutionary design platforms. Several approaches were developed for effective implementation of candidate solutions in FPGAs. In this paper a new mutation operator is proposed for evolutionary algorithms. The chromosome representing the candidate solution is mutated in such a way that only one configuration frame is required for establishing the mutated candidate solution in hardware. The experimental results confirmed that the reduced number of configuration frames and mutations at lower level of granularity ensure faster evolution, generation of more candidate solutions in a given time and solutions with better quality. (en)
|
Title
| - Evolutionary Digital Circuit Design with Fast Candidate Solution Establishment in Field Programmable Gate Arrays
- Evolutionary Digital Circuit Design with Fast Candidate Solution Establishment in Field Programmable Gate Arrays (en)
|
skos:prefLabel
| - Evolutionary Digital Circuit Design with Fast Candidate Solution Establishment in Field Programmable Gate Arrays
- Evolutionary Digital Circuit Design with Fast Candidate Solution Establishment in Field Programmable Gate Arrays (en)
|
skos:notation
| - RIV/00216305:26230/14:PU111908!RIV15-GA0-26230___
|
http://linked.open...avai/riv/aktivita
| |
http://linked.open...avai/riv/aktivity
| |
http://linked.open...vai/riv/dodaniDat
| |
http://linked.open...aciTvurceVysledku
| |
http://linked.open.../riv/druhVysledku
| |
http://linked.open...iv/duvernostUdaju
| |
http://linked.open...titaPredkladatele
| |
http://linked.open...dnocenehoVysledku
| |
http://linked.open...ai/riv/idVysledku
| - RIV/00216305:26230/14:PU111908
|
http://linked.open...riv/jazykVysledku
| |
http://linked.open.../riv/klicovaSlova
| - evolutionary design, mutation, reconfiguration, image filters, Zynq. (en)
|
http://linked.open.../riv/klicoveSlovo
| |
http://linked.open...ontrolniKodProRIV
| |
http://linked.open...v/mistoKonaniAkce
| |
http://linked.open...i/riv/mistoVydani
| |
http://linked.open...i/riv/nazevZdroje
| - 2014 IEEE International Conference on Evolvable Systems Proceedings
|
http://linked.open...in/vavai/riv/obor
| |
http://linked.open...ichTvurcuVysledku
| |
http://linked.open...cetTvurcuVysledku
| |
http://linked.open...vavai/riv/projekt
| |
http://linked.open...UplatneniVysledku
| |
http://linked.open...iv/tvurceVysledku
| - Sekanina, Lukáš
- Glette, Kyrre
- Dobai, Roland
- Torresen, Jim
|
http://linked.open...vavai/riv/typAkce
| |
http://linked.open.../riv/zahajeniAkce
| |
number of pages
| |
http://bibframe.org/vocab/doi
| - 10.1109/ICES.2014.7008726
|
http://purl.org/ne...btex#hasPublisher
| - Institute of Electrical and Electronics Engineers
|
https://schema.org/isbn
| |
http://localhost/t...ganizacniJednotka
| |