"Advanced Science, Engineering and Medicine" . "Optimization of the bond and etch-back silicon-on-insulator manufacturing processes" . "2"^^ . . . "2"^^ . . "[7BB608519F63]" . "6" . . . "SOI; Epitaxy; Selective Etching; CMP"@en . "94492" . . "Kosteln\u00EDk, Petr" . . "We have studied the bond and etch-back silicon on insulator (BESOI) manufacturing processes. The top silicon layer, called device layer, was studied from its epitaxial growth on 2 um thick SiGeB etch-stop layer, through 850C/12 h bond strengthening annealing and selective etching, to the \uFB01nal chemical-mechanical planarization (CMP) treatment. We have found that the device layer thickness is reduced during the annealing and selective tetramethylamonium hydroxide and HNA (mixture of hydro\uFB02uoric, nitric and acetic acids) etching processes. This thickness reduction was found to be 0.592 um, independently on the original device layer thickness. We have also found that the wafer surface is covered by a thin silicon suboxide layer after the HNA etching. The layer can be however easily removed by CMP with stock removal higher than 0.1um. Such process also polishes the wafer surface to prime quality micro-roughness. For studied BESOI process we therefore propose additional epitaxial growth of 0.8 um to the thickness target of the lightly doped epitaxial layer (future device layer) and using CMP stock removal of 0.2 um to obtain BESOI wafer with superior device layer surface micro-roughness and thickness uniformity."@en . . "2164-6627" . . "Optimization of the bond and etch-back silicon-on-insulator manufacturing processes"@en . "RIV/26821532:_____/13:#0000034" . . "P(TA01010078)" . . "We have studied the bond and etch-back silicon on insulator (BESOI) manufacturing processes. The top silicon layer, called device layer, was studied from its epitaxial growth on 2 um thick SiGeB etch-stop layer, through 850C/12 h bond strengthening annealing and selective etching, to the \uFB01nal chemical-mechanical planarization (CMP) treatment. We have found that the device layer thickness is reduced during the annealing and selective tetramethylamonium hydroxide and HNA (mixture of hydro\uFB02uoric, nitric and acetic acids) etching processes. This thickness reduction was found to be 0.592 um, independently on the original device layer thickness. We have also found that the wafer surface is covered by a thin silicon suboxide layer after the HNA etching. The layer can be however easily removed by CMP with stock removal higher than 0.1um. Such process also polishes the wafer surface to prime quality micro-roughness. For studied BESOI process we therefore propose additional epitaxial growth of 0.8 um to the thickness target of the lightly doped epitaxial layer (future device layer) and using CMP stock removal of 0.2 um to obtain BESOI wafer with superior device layer surface micro-roughness and thickness uniformity." . "Optimization of the bond and etch-back silicon-on-insulator manufacturing processes" . . . "RIV/26821532:_____/13:#0000034!RIV13-TA0-26821532" . "5" . . . . . "US - Spojen\u00E9 st\u00E1ty americk\u00E9" . "5"^^ . "Optimization of the bond and etch-back silicon-on-insulator manufacturing processes"@en . . "\u0160ik, Jan" .