. . "Kubal\u00EDk, Pavel" . "2008-09-03+02:00"^^ . "Kub\u00E1tov\u00E1, Hana" . . "An Efficient Multiple-Parity Generator Design for On-Line Testing on FPGA"@en . . "P(FI-IM4/149), Z(MSM6840770014)" . "An Efficient Multiple-Parity Generator Design for On-Line Testing on FPGA"@en . "[D7607BF31444]" . "21230" . . . . "Parma" . . "978-0-7695-3277-6" . . "Los Alamitos" . . "3"^^ . . "3"^^ . "Proceedings of 11th Euromicro Conference on Digital System Design" . . "RIV/68407700:21230/08:00145451!RIV10-MSM-21230___" . . "We propose a method to efficiently design a %22parity generator%22, which is a stand-alone block producing multiple parity bits of a given circuit. The parity generator is designed by duplicating the original circuit, XOR-ing given groups of its outputs and resynthesizing the whole circuit. The resulting circuitry is mostly smaller than the original circuit. The major task to be solved is to properly select the groups of outputs to be XORed to obtain multiple parity bits and maximally reduce the generator size. A method based on principles of the FC-Min minimizer is proposed in this paper. The parity generator is exploited in on line diagnostics, to design self-checking circuits based on a modified duplex system."@en . "IEEE Computer Society" . . "We propose a method to efficiently design a %22parity generator%22, which is a stand-alone block producing multiple parity bits of a given circuit. The parity generator is designed by duplicating the original circuit, XOR-ing given groups of its outputs and resynthesizing the whole circuit. The resulting circuitry is mostly smaller than the original circuit. The major task to be solved is to properly select the groups of outputs to be XORed to obtain multiple parity bits and maximally reduce the generator size. A method based on principles of the FC-Min minimizer is proposed in this paper. The parity generator is exploited in on line diagnostics, to design self-checking circuits based on a modified duplex system." . "An Efficient Multiple-Parity Generator Design for On-Line Testing on FPGA" . . . "FC-Min; On-line testing; Output grouping; Parity prediction"@en . "An Efficient Multiple-Parity Generator Design for On-Line Testing on FPGA" . . "RIV/68407700:21230/08:00145451" . "Fi\u0161er, Petr" . "4"^^ . . . . . "355644" .