"22310" . "Graphene can be prepared by annealing of SiC wafer. That allows large scale patterning by standard UV photolithography. Unfortunately SiC substrate does not allow backgating in contrast to graphene on silicon substrate (with thin silicon dioxide layer). The major challenge is to find suitable dielectric layer that can be used for electrostatic gating without significant influence on carrier mobility or another properties of graphene. We examined electrical behavior of electron exposed hydrogen silsesquioxane (HSQ) layer used as dielectric layer of topgated SiC graphene. We prepared seven sets of capacitor structures for test of HSQ layer electrical properties. The capacitors have different dimensions (100x5 - 100x100 m\u00FDm) and each set had different exposure energy (12 - 480m\u00FDC/cm2) and annealing process. Electrodes and contacts were prepared by evaporation of 3/30 nm thick Cr/Au layer. The influence of exposure energy to electrical properties of HSQ layer was observed. The dimension of capacitor structures had lower effect than exposure energy. The gated Hall-bar structure of SiC graphene will be prepared subsequently. Hall-bar will be defined by e-beam lithography, etched by oxygen plasma and contacted by evaporation. HSQ will be used as a gate dielectric." . . "[3B4702868B7F]" . "Hydrogen silsesquioxane as a gate dielectric layer for SiC graphene FET" . . "P(GAP108/11/0894), S" . . "FET; Gate dielectric; Hydrogen silsesquioxane; Graphene"@en . "6"^^ . . "N\u00E1hl\u00EDk, Josef" . "Smolenice" . . "RIV/60461373:22310/12:43894452!RIV13-GA0-22310___" . . . . "Voves, J." . "978-1-4673-1195-3" . "4"^^ . . "\u0160ob\u00E1\u0148, Z." . . . "Slovensk\u00E1 technick\u00E1 univerzita v Bratislave" . . "Janou\u0161ek, M." . . . "Mach\u00E1\u010D, Petr" . "Hydrogen silsesquioxane as a gate dielectric layer for SiC graphene FET" . "Proceedings ASDAM 2012" . "Hydrogen silsesquioxane as a gate dielectric layer for SiC graphene FET"@en . "Bratislava" . "Jurka, V." . "Hydrogen silsesquioxane as a gate dielectric layer for SiC graphene FET"@en . . . "RIV/60461373:22310/12:43894452" . "Graphene can be prepared by annealing of SiC wafer. That allows large scale patterning by standard UV photolithography. Unfortunately SiC substrate does not allow backgating in contrast to graphene on silicon substrate (with thin silicon dioxide layer). The major challenge is to find suitable dielectric layer that can be used for electrostatic gating without significant influence on carrier mobility or another properties of graphene. We examined electrical behavior of electron exposed hydrogen silsesquioxane (HSQ) layer used as dielectric layer of topgated SiC graphene. We prepared seven sets of capacitor structures for test of HSQ layer electrical properties. The capacitors have different dimensions (100x5 - 100x100 m\u00FDm) and each set had different exposure energy (12 - 480m\u00FDC/cm2) and annealing process. Electrodes and contacts were prepared by evaporation of 3/30 nm thick Cr/Au layer. The influence of exposure energy to electrical properties of HSQ layer was observed. The dimension of capacitor structures had lower effect than exposure energy. The gated Hall-bar structure of SiC graphene will be prepared subsequently. Hall-bar will be defined by e-beam lithography, etched by oxygen plasma and contacted by evaporation. HSQ will be used as a gate dielectric."@en . . "1"^^ . "140035" . . . "2012-11-11+01:00"^^ .