. . . "RIV/00216305:26230/10:PU90556" . "We introduce two original approaches to formal verification of hardware designs. In particular, we aim at model checking of circuits with multiple clocks and verification of parametrized hardware designs. Considering the former contribution, we introduce four methods which we use for modelling the clock domain crossing of a circuit. Models derived in such a way can then be model checked as usual while possible problems stemming from the synchronization\u00A0 within a circuit are implicitly covered. Four proposed ways of modelling a data transfer differ in their precision and the incurred verification cost. In the latter contribution, our proposed approach of verification is based on a translation of parametrized hardware designs to counter automata and on exploiting the recent advances achieved in the area of their automated formal verification. A parametrized hardware design translated to a counter automaton can be verified for all possible values of parameters at once."@en . "Brno" . . . . . "We introduce two original approaches to formal verification of hardware designs. In particular, we aim at model checking of circuits with multiple clocks and verification of parametrized hardware designs. Considering the former contribution, we introduce four methods which we use for modelling the clock domain crossing of a circuit. Models derived in such a way can then be model checked as usual while possible problems stemming from the synchronization\u00A0 within a circuit are implicitly covered. Four proposed ways of modelling a data transfer differ in their precision and the incurred verification cost. In the latter contribution, our proposed approach of verification is based on a translation of parametrized hardware designs to counter automata and on exploiting the recent advances achieved in the area of their automated formal verification. A parametrized hardware design translated to a counter automaton can be verified for all possible values of parameters at once." . "115"^^ . . . . . "Verification of Asynchronous and Parametrized Hardware Designs"@en . . "115"^^ . . . . . . "Formal verification, modelling hardware design, clock domain crossing, parametrized hardware design, counter automata."@en . "2"^^ . "P(GAP103/10/0306), S, Z(MSM0021630528)" . . "295527" . . . "Vojnar, Tom\u00E1\u0161" . "Vysok\u00E9 u\u010Den\u00ED technick\u00E9 v Brn\u011B. Fakulta informa\u010Dn\u00EDch technologi\u00ED" . "Verification of Asynchronous and Parametrized Hardware Designs" . "[675DDCDB25EB]" . "26230" . "2"^^ . "Verification of Asynchronous and Parametrized Hardware Designs" . "FIT Monograph" . "Verification of Asynchronous and Parametrized Hardware Designs"@en . "Smr\u010Dka, Ale\u0161" . "Verification of Asynchronous and Parametrized Hardware Designs" . "RIV/00216305:26230/10:PU90556!RIV12-GA0-26230___" . "978-80-214-4214-6" . .