. "Packet header analysis and extraction of header fields needs to be performed in all network devices. As network speed is increasing quickly, high speed packet header processing is required. We propose a new architecture of packet header analysis and fields extraction intended for high-speed FPGA-based network applications. The architecture is able to process 20 Gbps network links with less than 12 percent of available resources of Virtex 5 110 FPGA. Moreover, the presented solution can balance between network throughput and consumed hardware resources to fit application needs. The architecture for packet header processing is generated from standard XML protocol scheme and is strongly optimised for resource consumption and speed by an automatic HDL code   generator. Our solution also enables to change the set of extracted header fields on-line without FPGA reconfiguration." . "RIV/00216305:26230/09:PU82602!RIV10-MSM-26230___" . "Liberec" . "Proceedings of the 2009 IEEE Symphosium on Design and Diagnostics of Electronic Circuits and Systems" . . "3"^^ . "Liberec" . . "3"^^ . . . "978-1-4244-3339-1" . . . "Pol\u010D\u00E1k, Libor" . "Packet Header Analysis and Field Extraction for Multigigabit Networks"@en . . . "2009-04-15+02:00"^^ . "Packet Header Analysis and Field Extraction for Multigigabit Networks" . . "Ko\u0159enek, Jan" . "[6FF14EC65CDD]" . "332517" . . "Kobiersk\u00FD, Petr" . "RIV/00216305:26230/09:PU82602" . . . "277"^^ . "Packet Header Analysis and Field Extraction for Multigigabit Networks"@en . . "26230" . "protocol analysis, extraction, networks, XML, FPGA
"@en . "Packet header analysis and extraction of header fields needs to be performed in all network devices. As network speed is increasing quickly, high speed packet header processing is required. We propose a new architecture of packet header analysis and fields extraction intended for high-speed FPGA-based network applications. The architecture is able to process 20 Gbps network links with less than 12 percent of available resources of Virtex 5 110 FPGA. Moreover, the presented solution can balance between network throughput and consumed hardware resources to fit application needs. The architecture for packet header processing is generated from standard XML protocol scheme and is strongly optimised for resource consumption and speed by an automatic HDL code   generator. Our solution also enables to change the set of extracted header fields on-line without FPGA reconfiguration."@en . . . "IEEE Computer Society" . "Z(MSM0021630528), Z(MSM6383917201)" . . . . . "Packet Header Analysis and Field Extraction for Multigigabit Networks" . .