. . . "IEEE Computer Society" . . "[81754F3EF15D]" . "Mart\u00EDnek, Tom\u00E1\u0161" . "The division of an application between a conventional processor and an acceleration card with FPGA chips has been proved as a suitable way for an acceleration of computationally intensive tasks. In such applications, the designer usually has to implement an interconnection between components placed in FPGA and the host system bus. This task is often complicated by different requirements of user components for throughput, latency of reading operations, need for DMA transfers etc. The objective of this work is to show a new approach for implementation of interconnection systems and to enable the designer to focus on the development of the target application.  The proposed interconnection system is based on tree topology. The system eliminates the sensitivity of wide buses to the distance, supports the connection of components with different requirements for throughput, supports split transaction model and many other features. The proposed system is implemented and evaluated on chips with Virtex 5 t"@en . "Ko\u0159enek, Jan" . "Heidelberg, Germany" . . "978-1-4244-1960-9" . "GICS: Generic Interconnection System" . "The division of an application between a conventional processor and an acceleration card with FPGA chips has been proved as a suitable way for an acceleration of computationally intensive tasks. In such applications, the designer usually has to implement an interconnection between components placed in FPGA and the host system bus. This task is often complicated by different requirements of user components for throughput, latency of reading operations, need for DMA transfers etc. The objective of this work is to show a new approach for implementation of interconnection systems and to enable the designer to focus on the development of the target application.  The proposed interconnection system is based on tree topology. The system eliminates the sensitivity of wide buses to the distance, supports the connection of components with different requirements for throughput, supports split transaction model and many other features. The proposed system is implemented and evaluated on chips with Virtex 5 t" . . . "Z(MSM0021630528)" . "2008 International Conference on Field Programmable Logic and Applications" . "GICS: Generic Interconnection System"@en . "Heidelberg" . "369393" . "6"^^ . . . "26230" . . "3"^^ . "3"^^ . "M\u00E1lek, Tom\u00E1\u0161" . "GICS: Generic Interconnection System"@en . . . . . "RIV/00216305:26230/08:PU78052!RIV10-MSM-26230___" . . "2008-09-08+02:00"^^ . . "RIV/00216305:26230/08:PU78052" . . "Interconnection system, PCI Express, FPGA
"@en . "GICS: Generic Interconnection System" . .