"Checker Design for On-line Testing of Xilinx FPGA Communication" . "P(GD102/05/H050), Z(MSM0021630528)" . "2007-09-26+02:00"^^ . "152-160" . "Checker Design for On-line Testing of Xilinx FPGA Communication"@cs . . "Rome" . . "Rome" . "The 22nd IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems" . . "Checker Design for On-line Testing of Xilinx FPGA Communication"@cs . . . . . . "Checker Design for On-line Testing of Xilinx FPGA Communication"@en . . . . "RIV/00216305:26230/07:PU70809" . "3"^^ . "Communication Protocol Testing, Fault Tolerant Systems,
checker design"@en . "[A864CFBE2A57]" . "Tobola, Ji\u0159\u00ED" . "26230" . . . "3"^^ . "IEEE Computer Society" . "Checker Design for On-line Testing of Xilinx FPGA Communication"@en . "RIV/00216305:26230/07:PU70809!RIV08-MSM-26230___" . . . . "413433" . . . "

In the paper, a methodology of developing checkers for communication protocol testing is presented. It was used to develop checker to test IP cores communication protocol implemented in Xilinx FPGA based designs. A formal language enabling to describe the protocol was created for this purpose together with a generator of the formal description into VHDL code. The VHDL code can be then used for the synthesis of the checker structure and used in applications with Xilinx FPGAs."@cs . . . "Straka, Martin" . "

In the paper, a methodology of developing checkers for communication protocol testing is presented. It was used to develop checker to test IP cores communication protocol implemented in Xilinx FPGA based designs. A formal language enabling to describe the protocol was created for this purpose together with a generator of the formal description into VHDL code. The VHDL code can be then used for the synthesis of the checker structure and used in applications with Xilinx FPGAs."@en . "Checker Design for On-line Testing of Xilinx FPGA Communication" . "Kot\u00E1sek, Zden\u011Bk" . "9"^^ . "

In the paper, a methodology of developing checkers for communication protocol testing is presented. It was used to develop checker to test IP cores communication protocol implemented in Xilinx FPGA based designs. A formal language enabling to describe the protocol was created for this purpose together with a generator of the formal description into VHDL code. The VHDL code can be then used for the synthesis of the checker structure and used in applications with Xilinx FPGAs." . "0-7695-2885-6" .